earticle

논문검색

Fractional Gain Control Technique for a Low-Jitter and Area-Efficient Digital Phase-Locked Loop

원문정보

초록

영어

This paper presents a fractional gain-control technique for a digitally controlled oscillator (DCO). The proposed fine-fractional gain-control scheme improves the jitter performance by suppressing the nonlinear effect of a bang-bang digital phase-locked loop (BB-DPLL). In addition, the proposed structure significantly reduces the chip area, because the proposed fractional DCO dithering circuit requires only one accumulator with an N-2-bit width, while conventional topologies require multiple accumulators with N-bit widths. The simulation result shows that the period jitter of the proposed structure (0.83 ps) is three times better than that of a digital PLL based on a conventional second-order sigma-delta modulator (2.58 ps).

목차

Abstract
 1. Introduction
 2. Conventional DCO Dithering for a Fractional Gain Control
 3. Operation Principle and Implementation
 4. Conclusion
 References

저자정보

  • Kang-Un Choi School of Electrical Engineering, Chungbuk National University, Chungdae-ro 1, Seowon-gu, Cheongju, 28644, Republic of Korea
  • Jong-Phil Hong School of Electrical Engineering, Chungbuk National University, Chungdae-ro 1, Seowon-gu, Cheongju, 28644, Republic of Korea

참고문헌

자료제공 : 네이버학술정보

    함께 이용한 논문

      ※ 원문제공기관과의 협약기간이 종료되어 열람이 제한될 수 있습니다.

      0개의 논문이 장바구니에 담겼습니다.