earticle

논문검색

Data Transmission Error Detect Scheme for High Speed Semiconductor Memory

원문정보

초록

영어

This paper presents a code scheme for data bit error detection in the semiconductor memory devices. Conventional error detecting method by using the ATM-8 HEC code has a significant amounts of area-overhead (~700 XOR gates), and long processing time(XOR 6 stage). Therefore it leads to a considerable burden on the timing margin at the time of reading and writing of the low power memory devices for CRC(Cyclic Redundancy Check) calculations. The proposed error detecting scheme which is based on the parity check is improved area-overhead and decreased error detection delay time. The double bit error detection coverage has improved up to 77% compared with conventional method.

목차

Abstract
 1. Introduction
 2. Previous Work
  2.1. ATM-8 HEC Code
  2.2. CRC by Using the DBI (Data Bus Inversion)
 3. CRC Scheme by Using the DBI
 4. Error Detection and Coverage
  4.1. Double bit Error Detection
  4.2. Other Even Bit Error Detection
  4.3. CRC Implementation
 5. Conclusion
 Acknowledgments
 References

저자정보

  • Joong-Ho Lee Yongin University, Computer Science Dept.

참고문헌

자료제공 : 네이버학술정보

    함께 이용한 논문

      ※ 원문제공기관과의 협약기간이 종료되어 열람이 제한될 수 있습니다.

      0개의 논문이 장바구니에 담겼습니다.