earticle

논문검색

Optimization of ARIA Block-Cipher Algorithm for Embedded Systems with 16-bits Processors

초록

영어

In this paper, we propose the 16-bits optimization design of the ARIA block-cipher algorithm for embedded systems with 16-bits processors. The proposed design adopts 16-bits XOR operations and rotated shift operations as many as possible. Also, the proposed design extends 8-bits array variables into 16-bits array variables for faster chained matrix multiplication. In evaluation experiments, our design is compared to the previous 32-bits optimized design and 8-bits optimized design. Our 16-bits optimized design yields about 20% faster execution speed and about 28% smaller footprint than 32-bits optimized code. Also, our design yields about 91% faster execution speed with larger footprint than 8-bits optimized code.

목차

Abstract
 1. Introduction
 2. Outline of ARIA Algorithm
 3. Proposed Design
 4. Evaluation
 5. Conclusions
 Acknowledgements
 References

저자정보

  • Wan Yeon Lee Dept. of Computer Science, Dongduk Women’s University, Seoul 136-714, South Korea

참고문헌

자료제공 : 네이버학술정보

    함께 이용한 논문

      ※ 원문제공기관과의 협약기간이 종료되어 열람이 제한될 수 있습니다.

      0개의 논문이 장바구니에 담겼습니다.