earticle

논문검색

FPGA Based Energy Efficient Universal Asynchronous Receiver Transmitter Design Using Thermal Scaling

초록

영어

This paper throws light on the behavior of the UART in response to the variations in the junction temperature. Analysis has been done to find the most ideal temperature range for the operation of the UART. After all the calculations, deduction comes to a point that lowering the temperature values increases the efficiency of the UART significantly since the losses due to the leakage power are reduced to a minimum value when the temperature is decreased. Significant reduction in the percentage of leakage power is seen as the temperature is lowered. Implementation has been done on the FPGA generations Virtex-6, Virtex-5, Virtex-4 using XILINX simulator and Verilog Hardware Description Language. Different reduction percentages have been observed within a range of 8% to 37.4% for the leakage power and 16.8% to 69.3%for the ambient temperature as the results are obtained for frequency values of 1GHz and 1MHz. Thus various power loss parameters have been studied to get the best energy efficient UART.

목차

Abstract
 1. Introduction
 2. Related Work
 3. Objective
 4. Results
 5. Conclusion
 6. Future Scope
 References

저자정보

  • Rashmi Sharma Department of electronics and communication Chitkara University, Chandigarh, India
  • Shivani Sharma Department of electronics and communication Chitkara University, Chandigarh, India
  • Paresh Khaneja Department of electronics and communication Chitkara University, Chandigarh, India
  • Navya Bhasin Department of electronics and communication Chitkara University, Chandigarh, India
  • Vanshaj Taxali Vaashu Sharma Department of electronics and communication NIT Hamirpur, Hamirpur, India

참고문헌

자료제공 : 네이버학술정보

    ※ 원문제공기관과의 협약기간이 종료되어 열람이 제한될 수 있습니다.

    0개의 논문이 장바구니에 담겼습니다.