earticle

논문검색

Parallel Architecture for High-Speed Block Cipher, HIGHT

초록

영어

This paper presents the implementation of high-speed block, cipher, HIGHT. The proposed architecture employs parallel architecture to enhance throughput. In addition, it shares key scheduling block for encryption and decryption to reduce hardware complexity. It also introduces an efficient protocol applicable to RFID systems, implementing the HIGHT block cipher algorithm. The new HIGHT structure yields a size small enough to afford tag applications and twice as high performance with respect to conventional HIGHT implementation. The proposed protocol overcomes the security vulnerability of RFID tags, and reduces energy consumption per transaction by sharing key generation.

목차

Abstract
 1. Introduction
 2. The Proposed Architecture of HIGHT Block Cipher
 3. The Proposed Protocol for RFID System in UHF Band
 4. Simulation Results
 5. Conclusions
 Acknowledgement
 References

저자정보

  • Je-Hoon Lee Div. of Electronics, Information and Communication Eng., Kangwon National University, Samcheok, Gangwon, 245-711, Rep. of Korea
  • Duk-Gyu Lim Div. of Electronics, Information and Communication Eng., Kangwon National University, Samcheok, Gangwon, 245-711, Rep. of Korea

참고문헌

자료제공 : 네이버학술정보

    함께 이용한 논문

      ※ 원문제공기관과의 협약기간이 종료되어 열람이 제한될 수 있습니다.

      0개의 논문이 장바구니에 담겼습니다.