earticle

논문검색

Design and Simulation of FFT Processor Using Radix-4 Algorithm Using FPGA

초록

영어

A parallel and pipelined Fast Fourier Transform (FFT) processor for use in the Orthogonal Frequency division Multiplexer (OFDM) and WLAN, unlike being stored in the traditional ROM. The twiddle factors in our pipelined FFT processor can be accessed directly. A novel simple address mapping scheme and the modified radix 4 FFT also proposed. FPGA was majorly used to develop the ASIC IC’s to which was implemented. Here we simulated and synthesized the 256- point FFT with radix-4 using VHDL coding and 64 point FFT Hardware implementation we designed code using System C. Finally, the pipelined 256-point FFT processor can be completely implemented within 19.103ns.

목차

Abstract
 1. INTRODUCTION
 2. RADIX-4 FFT
 3. FPGA Implementation
 4. Simulation Results:
 5. Conclusion
 References

키워드

저자정보

  • N. Amarnath Reddy GMR Institute of Technology Asst. Prof. Dept. of ECE, GMRIT, RAJAM
  • D. Srinivasa Rao GMR Institute of Technology Asst. Prof. Dept. of ECE, GMRIT, RAJAM
  • J. Venkata Suman GMR Institute of Technology Asst. Prof. Dept. of ECE, GMRIT, RAJAM

참고문헌

자료제공 : 네이버학술정보

    ※ 원문제공기관과의 협약기간이 종료되어 열람이 제한될 수 있습니다.

    0개의 논문이 장바구니에 담겼습니다.