earticle

논문검색

NetFPGA Hardware Modules for Input, Output and EWMA Bit-Rate Computation

초록

영어

NetFPGA is a hardware board that it is becoming increasingly popular in various research
areas. It is a hardware customizable router and it can be used to study, implement and test
new protocols and techniques directly in hardware. It allows researchers to experience a
more real experiment environment. In this paper we present a work about the design and
development of four new modules built on top of the NetFPGA Reference Router design. In
particular, they compute the input and output bit rate run time and provide an estimation
of the input bit rate based on an EWMA lter. Moreover we extended the rate limiter
module which is embedded within the output queues in order to test our improved Reference
Router. Along the paper we explain in detail each module as far as the architecture and the
implementation are concerned. Furthermore, we created a testing environment which show
the e ectiveness and eciency of our modules.

목차

Abstract
 1: Introduction
 2: Related Work
 3: The proposed architecture
  3.1 Input Bit Rate Calculator
  3.2 Output Bit Rate Calculator
  3.3 Bit Rate EWMA Calculator
  3.4 Extended Rate Limiter
 4: Experimentation
 5: Device Utilization
 6: Conclusions and Future Work
 7: Acknowledgement
 References

저자정보

  • Alfio Lombardo Dipartimento di Ingegneria Elettrica, Elettronica e Informatica
  • Diego Reforgiato LightComm s.r.l
  • Vincenzo Riccobene LightComm s.r.l
  • Giovanni Schembra University of Catania

참고문헌

자료제공 : 네이버학술정보

    함께 이용한 논문

      ※ 원문제공기관과의 협약기간이 종료되어 열람이 제한될 수 있습니다.

      0개의 논문이 장바구니에 담겼습니다.