earticle

논문검색

Thermal-aware 3D Multi-core Processor Design using Core and Level-2 Cache Placement

초록

영어

As integration densities continue to increase, interconnection has become one of the most important factors in determining the performance of multi-core processors. Recently, in order to reduce the delay due to interconnection, many studies have focused on the 3D multi-core processors. Compared to 2D multi-core architecture, 3D multi-core architecture gets decreased interconnection delay and lower power consumption owing to reduced wire length. Despite the benefits mentioned above, 3D design cannot be practical because it causes serious thermal problems in multi-core processors due to high power density. In this paper, we analyze temperature behavior of 3D multi-core processors according to various placement of core and level-2 cache. According to our simulation results, the floorplan where the core is stacked adjacently to the level-2 cache can reduce the temperature by 22% with 4-layers, and by 13% with 2-layers on the average, compared to the floorplan where the core is stacked adjacently to the core.

목차

Abstract
 1. Introduction
 2. Floorplan Schemes
 3. Experiments
 4. Conclusion
 Acknowledgements
 References

저자정보

  • Dong Oh Son School of Electronics and Computer Engineering, Chonnam National University
  • Hong Jun Choi School of Electronics and Computer Engineering, Chonnam National University
  • Hyung Gyu Jeon School of Electronics and Computer Engineering, Chonnam National University
  • Cheol Hong Kim School of Electronics and Computer Engineering, Chonnam National University

참고문헌

자료제공 : 네이버학술정보

    함께 이용한 논문

      ※ 원문제공기관과의 협약기간이 종료되어 열람이 제한될 수 있습니다.

      0개의 논문이 장바구니에 담겼습니다.