원문정보
초록
영어
Recently DRAM and PRAM hybrid main memory organization has been studied in order to address the high levels of energy dissipation in DRAM based main memory. It is expected that this new memory architecture will be used soon in mobile computers which use NAND Flash memory based storages. In such computers, legacy operating system functionalities like file system and memory system should be modified in order efficiently to manage heterogeneous memory organization. In this paper, we study a new buffer cache scheme which considers DRAM/PRAM hybrid main memory and flash memory based storages. The goal of proposed buffer cache scheme is to minimize the number of write operations on PRAM and the number of erase operations on flash memory while maintaining the cache hit ratio. In order to evaluate proposed scheme, we performed trace-driven simulation.
목차
1. Introduction
2. Background and Previous Works
2.1. Non-volatile Memories
2.2. Flash Translation Layer (FTL)
2.3. Previous Buffer Cache Schemes
3. Proposed Scheme
4. Simulation Results
5. Conclusion
Acknowledgements
References