earticle

논문검색

The gate delay time and the design of VCO using variable MOS capacitance

초록

영어

In the paper, a proposed VCO based on bondwire inductances and nMOS varactors was implemented in a standard CMOS process. Using the new drain current model and a propagation delay time model equations, the operation speed of CMOS gate will predict the dependence on the load capacitance and the depth of oxide, threshold voltage, the supply voltage, the channel length. This paper describes the result of simulation which calculated a gate propagation delay time by using new drain current model and a propagation delay time model. At the result, When the reverse bias voltage on the substrate changes from 0 voltage to 3 voltage, the propagation delay time is appeared the delay from 0.8 nsec to 1 nsec. When the reverse voltage is biased on the substrate, for reducing the speed delay time, a supply voltage has to reduce. The value of MOSFET is calculated by using new drain current model.

목차

Abstract
 1. Introduction
 2. The new current model of the drain saturation current for predicting delay time and simulation
 3. The propagation delay time model and simulation of CMOS inverter
 4. Volage Gain of The MOSFET
 5. The design of VCO circuit and the result of simulation
 6. Conclusion
 REFERENCES

저자정보

  • Ryeo, Ji-Hwan School of Electronic Engineering, Daegu University

참고문헌

자료제공 : 네이버학술정보

    함께 이용한 논문

      ※ 기관로그인 시 무료 이용이 가능합니다.
      ※ 학술발표대회집, 워크숍 자료집 중 4페이지 이내 논문은 '요약'만 제공되는 경우가 있으니, 구매 전에 간행물명, 페이지 수 확인 부탁 드립니다.

      • 4,000원

      0개의 논문이 장바구니에 담겼습니다.